#### Assignment Project Exam Help

Add WeChat powcoder

L9\_1 Combinational-Logic-Timing Assignment Project Exam Help https://powcoder.com

EECS 370 – Introduction to Computer Organization – Fall 2020 Add We Chat powcoder

### Assignment Project Exam Help Learning Objectives Add WeChat powcoder

To identify the propagation delay in combinational logic circuits.

Assignment Project Exam Help

https://powcoder.com

Add WeChat powcoder

## Assignment Project Exam Help Combinational Circuits Implement Boolean Expressions Add WeChat powcoder



- Output is determined exclusively by the input
- No memory: Output is valid only as long as input is
  - Adder is the basic gate of the ALP (piece Exam Help
  - Decoder is the basic gate of indexing (we will use this next lecture)
  - MUX is the basic gate controlling data movement



Add WeChat powcoder Decoder



Mux



### Assignment Project Exam Help Propagation Delay in Combinational Gates



 Gate outputs do not change exactly when inputs do.



- Transmission time over Avistenment Project Exam Help (~speed of light)
- Saturation time to make transistor gate switch

https://powcoder.com

Add WeChat powcoder

Every combinatorial circuit has a propagation delay (time between input and output stabilization)



### Assignment Project Exam Help Timing in Combinational Circuits Add WeChat powcoder





What is the input/output delay (or simply, delay) of the MUX?

# Assignment Project Exam Help Waveform viewers are part of designers' daily life Add WeChat powcoder





## Assignment Project Exam Help What is the delay of this Circuit? Add WeChat powcoder



Each oval represents one gate ( the type does not matter) # = delay of each gate



### Assignment Project Exam Help Example: Building a Circuit



### Problem: Build an ALU (Arithmetic Logic Unit) for LC-2K

- Use some of the blocks we have learned about so far to build a circuit
  - Assignment Project Exam Help32
  - Using full adder, NOR, mux
  - Input A, 32 bits
  - Input B, 32 bits
  - Input S, 1 bit
  - Output, 32 bits
  - When S is low, the output is A+B, when S is high, the output is NOR(a,b)

32 wires



Add WeChat powcoder







# Assignment Project Exam Help LC-2K ALU (Arithmetic Logic Unit) Add WeChat powcoder





### Assignment Project Exam Help Logistics Add WeChat powcoder

- There are 3 videos for lecture 9
  - L9 1 Combinational-Logic-Timing
  - L9\_2 Memory\_LatshipsnChocks Project Exam Help
- L9\_3 Finite-State-Machines
   <a href="https://powcoder.com">https://powcoder.com</a>
   There are two worksheet for lecture 9
  - 1. Circuit design combination to be combinated and the combination at the combination a
  - 2. Circuit design sequential logic

### Assignment Project Exam Help Add WeChat powcoder

EECS 370 – Introduction to Computer Organization – Fall 2020 Add We Chat powcoder

### Assignment Project Exam Help Learning Objectives Add WeChat powcoder

- To identify and understand the operation of simple devices to retain memory in circuits.
- To understand the inclusioned limingtwith belock circuit

https://powcoder.com

Add WeChat powcoder

## Assignment Project Exam Help Add WeChat powcoder

Sequence Project Exam Help Sequence Assignment Project Exam Help Add WeChat powcoder

Add WeChat powcoder

Siving memory to circuits

# Assignment Project Exam Help What is sequential logic? Add WeChat powcoder



- So far, we've covered combinational
  - Output is determined from input
  - But computers do Atswigrkn theattw Payojethte En aver state

Examples of state

https://powcoder.com

Registers

Memory

Add WeChat powcoder

- Sequential logic's output depends not only on the current input, but also on its current state
- This lecture will show you how to build sequential logic from gates
  - The key is feedback

# Assignment Project Exam Help Using Feedback to "Remember" Add WeChat powcoder





### Assignment Project Exam Help Your First Memory: S-R Latch Add WeChat powcoder



ion

- Output Q and Q should have memory, i.e., retain their value for some input changes
- Output Q and Q should always have opposite values

"high" is:

- logical 1
- 1 state
- "set"
- high voltage "low" is:
- logical 0
- 0 state
- "Unset"
- low voltage

Q is not Q



### Assignment Project Exam Help Your First Memory: S-R Latch Add WeChat powcoder



Problem: Create a truth table for this circuit



- Output Q and Q should have memory, i.e., retain their value for some input changes
- Output Q and Q should always have opposite values

17

### Assignment Project Exam Help Your First Memory: S-R Latch Add WeChat powcoder



Problem: Create a truth table for this circuit



- Output Q and Q should have memory, i.e., retain their value for some input changes
- Output Q and Q should always have opposite values

Q and  $\overline{Q}$  are supposed to be opposite of each other, so **this is a state we avoid.** This state can also lead to unstable future states. Try setting S = 0 and R = 0 now!

### Assignment Project Exam Help D Latch

Add WeChat powcoder





### Assignment Project Exam Help

D Latch Add WeChat powcoder





# Assignment Project Exam Help D Latch—Gate and Data Add WeChat powcoder





# Assignment Project Exam Help D Latch—Gate and Data Add WeChat powcoder





## Assignment Project Exam Help Adding a Clock to the Mix Add WeChat powcoder



- Problem if we build complex circuits with feedback, these "latches" can become unstable when transparent
  - "Glitches" propagate around and around Exam Help
  - Take 270 to learn more
- We can solve this if we https://www.otorkcom
  - Alternating signal that switches between 0 and 1 states at a fixed frequency (e.g., 100MHz)
  - Only store the value the instant the clock changes
- What should the clock frequency be?
  - It depends on the longest propagation delay between state and next state combination logic
  - And a few other things outside of the scope of 370 (shout out 270)

# Assignment Project Exam Help Clocks Add WeChat powcoder



- Clock signal
  - Periodic pulse
  - Generated using & Shiamments Parojoung Example lp
  - Distributed throughout chip using clock distribution net <a href="https://powcoder.com">https://powcoder.com</a>



### Assignment Project Exam Help Rising-Edge Triggered D Flip-Flop Add WeChar powcoder





# Assignment Project Exam Help D Flip-Flop—Clock and Data Add WeChat powcoder







# Assignment Project Exam Help D Flip-Flop—Clock and Data Add WeChat powcoder







# Assignment Project Exam Help What Happens if Data Changes on a Clock Edge? Add WeChat powcoder





# Assignment Project Exam Help Why Edge-Triggered Flip-Flops? Add WeChar powcoder





In edge-triggered flip-flops, the latching edge provides convenient abstraction of "instantaneous" change of state.

### Assignment Project Exam Help Adding an Enable Input Add WeChat powcoder



Q only updates on a positive clock edge if 'en' is high

• Think of 'en' as 'write enabled' Assignment, Project Exam Help

https://powcoder.com



### Assignment Project Exam Help Logistics Add WeChat powcoder

- There are 3 videos for lecture 9
  - L9 1 Combinational-Logic-Timing
  - L9\_2 Memory\_LatshipsnChocks Project Exam Help
- L9\_3 Finite-State-Machines
   <a href="https://powcoder.com">https://powcoder.com</a>
   There are two worksheet for lecture 9
- - 1. Circuit design combandtlo Mat Copiat powcoder
  - Circuit design sequential logic you are ready for this now

### Assignment Project Exam Help Add WeChat powcoder

EECS 370 – Introduction to Computer Organization – Fall 2020 Add We Char powcoder

### Assignment Project Exam Help Learning Objectives Add WeChat powcoder

- To define and understand the concept of state as it pertains to architecture
- Ability to model a contented as a states and transitions, i.e., a finite state machine transitions, i.e., a finite state machine.

Add WeChat powcoder

### Assignment Project Exam Help Finite State Machines Add WeChat powcoder



- So far we can do two things with gates:
  - 1. Combinational Logic: implement Boolean expressions
    - Adder, MUX, Decoder, logical operations etc Exam Help
  - 2. Sequential Logic: store state
    - Latch, Flip-Flops <a href="https://powcoder.com">https://powcoder.com</a>
- How do we combine the the third two champet wing directions?
  - Let's take a look at implementing the logic needed for a vending machine
  - Discrete states needed: remember how much money was input
    - Store sequentially
  - Transitions between states: money inserted, drink selected, etc.
    - Calculate combinationally or with a control ROM (more on this later)

### Assignment Project Exam Help State Add WeChat powcoder

#### Very important concept in architecture

- Represents all the stored information in a system at a point in time • Finite State Machine:

  Assignment Project Exam Help
- - Model of a system which tensum postes collectate on that system may be in, and the conditions which allow transitions between states
  - Often expressed as a directed graph of real coder



- We could use a general purpose processor
- However, a custom controller will be:
  - Faster

Assignment Project Exam Help

- Lower power
- Cheaper to produce in hightwown powcoder.com
- On the other hand, a custom controller:
   Will be slower to design Add WeChat powcoder
  - More expensive in low volume
- Goals:
  - Take money, vend drinks.



# Assignment Project Exam Help Input and Output Add WeChat powcoder



#### • Inputs:

- Coin trigger
- Refund button Assignment Project Exam Help
- 10 drink selectors
- 10 pressure sensors
  - Detect if there are still drinks left

https://pewcoder.com

Add WeChat powcoder

- Outputs:
  - 10 drink release latches
  - Coin refund latch



# Assignment Project Exam Help Operation of Machine Add WeChat powcoder



- Accepts quarters only
- All drinks are \$0.75
- Once we get the money, a drink can be selected <a href="https://powcoder.com">https://powcoder.com</a>
- If they want a refund, release any coins inserted

- No free drinks!
- No stealing money.







- Finite State
  - Remember how many coins have been put in the machine and what inputs are acceptable Assignment Project Exam Help

https://powcoder.com

- Read-Only Memory (ROM)
  - Define the outputs and state Warsition powcoder

- Custom combinational circuits
  - Reduce the size (and therefore cost) of the controller





A Finite State Machine (FSM) consists of:

S = {s1, s2, ..., sk}, s1 is initial state

Assignment Project Exam Help

I = {i1, i2, ..., in} K states:

• N inputs:

• Moutputs:  $O = \{bitps: 0 powcodem com \}$ 

- Transition function T (SAI) Wapping each clerrent state and input to next state
- Output Function P(S) or P(S, I) specifies output
  - P(S) is a Moore Machine
  - P(S,I) is a Mealy Machine

### Assignment Project Exam Help FSM for Vending Machine Add Wechat powcoder





### Assignment Project Exam Help Implementing a FSM Add Wechat powcoder





### Assignment Project Exam Help Logistics Add WeChat powcoder

- There are 3 videos for lecture 9
  - L9 1 Combinational-Logic-Timing
  - L9\_2 Memory\_LatshipsnChocks Project Exam Help
- - 1. Circuit design combandtlo Mat Chiat powcoder
  - 2. Circuit design sequential logic